Sciweavers

ISCAS
1999
IEEE

Repeater insertion in RLC lines for minimum propagation delay

14 years 3 months ago
Repeater insertion in RLC lines for minimum propagation delay
- A closed form expression for the propagation delay of a CMOS gate driving a distributed RLC line is introduced that is within 5% of dynamic circuit simulations for a wide range of RLC loads. It is shown that the traditional quadratic dependence of the propagation delay on the length of an RC line approaches a linear dependence as inductance effects increase. The closed form delay model is applied to the problem of repeater insertion in RLC interconnect. Closed form solutions are presented for inserting repeaters into RLC lines that are highly accurate with respect to numerical solutions. An RC model as compared to an RLC model creates errors of up to 30% in the total propagation delay of a repeater system. Considering inductance in repeater insertion is also shown to significantly save repeater area and power consumption. The error between the RC and RLC models increases as the gate parasitic impedances decrease which is consistent with technology scaling trends. Thus, the importance...
Yehea I. Ismail, Eby G. Friedman
Added 04 Aug 2010
Updated 04 Aug 2010
Type Conference
Year 1999
Where ISCAS
Authors Yehea I. Ismail, Eby G. Friedman
Comments (0)