Sciweavers

VTS
1998
IEEE

A Test Pattern Generation Methodology for Low-Power Consumption

14 years 4 months ago
A Test Pattern Generation Methodology for Low-Power Consumption
This paper proposes an ATPG technique that reduces power dissipation during the test of sequential circuits. The proposed approach exploits some redundancy introduced during the test pattern generation phase and selects a subset of sequences able to reduce the consumed power, without reducing the fault coverage. The method is composed of three independent steps: redundant test pattern generation, power consumption measurement, optimal test sequence selection. The experimental results gathered on the ISCAS benchmark circuits show that our approach decreases on average the power consumption by 70% with respect to the original test pattern, generated ignoring the heat dissipation problem.
Fulvio Corno, Paolo Prinetto, Maurizio Rebaudengo,
Added 05 Aug 2010
Updated 05 Aug 2010
Type Conference
Year 1998
Where VTS
Authors Fulvio Corno, Paolo Prinetto, Maurizio Rebaudengo, Matteo Sonza Reorda
Comments (0)