Sciweavers

ASPDAC
1998
ACM

Parallelization in Co-Compilation for Configurable Accelerators

14 years 4 months ago
Parallelization in Co-Compilation for Configurable Accelerators
— The paper introduces a novel co-compiler and its “vertical” parallelization method, including a general model for co-operating host/accelerator platforms and a new parallelizing compilation technique derived from it. Small examples are used for illustration. It explains the exploitation of different levels of parallelism to achieve optimized speed-ups and hardware resource utilization. Section II introduces novel vertical parallelization techniques involving parallelism exploitation at four different levels (task, loop, statement, and operation level) is explained, achieved by for configurable accelerators. Finally the results are illustrated by a simple application example. But first the paper summarizes the fundamentally new dynamically reconfigurable hardware platform underlying the co-compilation method.
Jürgen Becker, Reiner W. Hartenstein, Michael
Added 05 Aug 2010
Updated 05 Aug 2010
Type Conference
Year 1998
Where ASPDAC
Authors Jürgen Becker, Reiner W. Hartenstein, Michael Herz, Ulrich Nageldinger
Comments (0)