Sciweavers

ISQED
2010
IEEE

A novel all-digital fractional-N frequency synthesizer architecture with fast acquisition and low spur

14 years 2 months ago
A novel all-digital fractional-N frequency synthesizer architecture with fast acquisition and low spur
Digital implementation of analog function is becoming attractive in CMOS ICs, given the low supply voltage of ultra-scaled process. The conventional fractional-N frequency synthesizers suffer form the fractional spur due to the application of fractional divider. A new architecture of an all digital fractional-N phase-locked loop based frequency synthesizer is presented in this paper. The unique feature of the proposed frequency synthesizer is application of an extra time-to-digital converter (TDC) to measure the fractional value. The proposed Fraction-N frequency synthesizer is implemented using 32nm CMOS Predictive Technology Model (PTM) at 0.9V supply voltage. In the implementation example, input reference frequency is 300 MHz, frequency division factor is 2.125. The proposed circuit architecture accomplishes fast acquisition (6 cycles) time and low spurs levels.
Jun Zhao, Yong-Bin Kim
Added 18 Oct 2010
Updated 18 Oct 2010
Type Conference
Year 2010
Where ISQED
Authors Jun Zhao, Yong-Bin Kim
Comments (0)