Sciweavers

ISLPED
2010
ACM

An energy efficient cache design using spin torque transfer (STT) RAM

13 years 11 months ago
An energy efficient cache design using spin torque transfer (STT) RAM
The on-chip memory is a dominant source of power and energy consumption in modern and future processors. This paper explores the use of a new emerging non-volatile memory technology as a replacement for SRAM based lower level caches - Spin Torque Transfer(STT) RAM. While STTRAM achieves a reduction in leakage energy of 90% compared to SRAM, the dynamic energy for a write operation is 2X that of SRAM. Consequently, we propose additional microarchitectural optimizations to reduce overall dynamic energy which achieve an average reduction in dynamic energy over the base case of 30% with a range of 16% to 60% across 10 benchmarks. Categories and Subject Descriptors
Mitchelle Rasquinha, Dhruv Choudhary, Subho Chatte
Added 06 Dec 2010
Updated 06 Dec 2010
Type Conference
Year 2010
Where ISLPED
Authors Mitchelle Rasquinha, Dhruv Choudhary, Subho Chatterjee, Saibal Mukhopadhyay, Sudhakar Yalamanchili
Comments (0)