Sciweavers

VLSID
2002
IEEE

Degree-of-Freedom Analysis for Sequential Machines Targeting BIST Quality and Gate Area

14 years 12 months ago
Degree-of-Freedom Analysis for Sequential Machines Targeting BIST Quality and Gate Area
| This paper reports the design of BIST structures for sequential machines. Testability of an FSM is limited due to the fact that some machine states remain unreachable and some act as a sink under any input sequence. The proposed scheme provides uniform mobility, referred to as degree of freedom, among the machine states in test mode by enhancing the reachability and emitability of the states. Uniform mobility of states ensures higher fault e ciency in a BIST structure. A graph based approach is introduced for state code assignment to minimize gate area. Experimental results on benchmark circuits establish that the proposed scheme does improve the BIST quality simultaneously reducing the gate area of the synthesized machine.
Samir Roy, Biplab K. Sikdar, Monalisa Mukherjee, D
Added 01 Dec 2009
Updated 01 Dec 2009
Type Conference
Year 2002
Where VLSID
Authors Samir Roy, Biplab K. Sikdar, Monalisa Mukherjee, Debesh K. Das
Comments (0)