Sciweavers

ICCD
2004
IEEE

A General Post-Processing Approach to Leakage Current Reduction in SRAM-Based FPGAs

14 years 8 months ago
A General Post-Processing Approach to Leakage Current Reduction in SRAM-Based FPGAs
A negative effect of ever-shrinking supply and threshold voltages is the larger percentage of total power consumption that comes from leakage current. Several techniques have been developed to help reduce leakage in SRAM-based memory, in which the percent leakage power is especially acute. SRAM-based field programmable gate arrays (FPGAs) pose similar leakage problems, but their structure and function require different solutions. This paper introduces a low complexity post-processing approach to reducing FPGA leakage current by ground-gating off SRAM cells that are unused in a particular device configuration. The approach is general enough to apply to any device configuration, and results reveal that significant leakage current reduction can be achieved with no delay penalty and acceptable area overhead.
John Lach, Jason Brandon, Kevin Skadron
Added 16 Mar 2010
Updated 16 Mar 2010
Type Conference
Year 2004
Where ICCD
Authors John Lach, Jason Brandon, Kevin Skadron
Comments (0)