Sciweavers

ICCD
2001
IEEE

A Low-Power Cache Design for CalmRISCTM-Based Systems

14 years 9 months ago
A Low-Power Cache Design for CalmRISCTM-Based Systems
Lowering power consumption in microprocessors, whether used in portables or not, has now become one of the most critical design concerns. On-chip cache memories tend to occupy dominant chip area in microprocessors, and it becomes increasingly important to design power-efficient cache memories. This paper describes an experimental low-power on-chip cache system designed for a 32-bit processor core called CalmRISCTM -32. A number of architectural optimizations were applied to the instruction and data caches, which significantly decrease the number of tag and data memory accesses and the amount of memory traffic to and from off-chip memory. Implemented in a 0.18 Ñ CMOS technology, the presented instruction and data caches consume
Sangyeun Cho, Wooyoung Jung, Yongchun Kim, Seh-Woo
Added 16 Mar 2010
Updated 16 Mar 2010
Type Conference
Year 2001
Where ICCD
Authors Sangyeun Cho, Wooyoung Jung, Yongchun Kim, Seh-Woong Jeong
Comments (0)