Sciweavers

ISQED
2007
IEEE

Planar-CRX: A Single-Layer Zero Skew Clock Routing in X-Architecture

14 years 5 months ago
Planar-CRX: A Single-Layer Zero Skew Clock Routing in X-Architecture
With its advantages in wirelength reduction and routing flexibility compared with Manhattan routing, X-architecture has been proposed and applied to modern IC design. As a critical part in high-performance integrated circuits, clock network design meets great challenges due to feature size decrease and clock frequency increase. In order to eliminate the delay and attenuation of clock signal introduced by the vias, and to make it more tolerant to process variations, in this paper, we propose an algorithm of a singlelayer zero skew clock routing in X-architecture(PlanarCRX). Our method integrates the extended Deferred-Merge Embedding algorithm (DME-X, which extends DME to Xarchitecture) with modified Ohtsuki’s line-search algorithm to minimize the total wirelength and the bends. Compared with planar clock routing in the Manhattan plane, our method achieves a reduction of 6.81% in total wirelength on average, and fewer bends. Experimental results also indicate that our solution is co...
Weixiang Shen, Yici Cai, Xianlong Hong, Jiang Hu,
Added 04 Jun 2010
Updated 04 Jun 2010
Type Conference
Year 2007
Where ISQED
Authors Weixiang Shen, Yici Cai, Xianlong Hong, Jiang Hu, Bing Lu
Comments (0)