Sciweavers

DFT
2002
IEEE

Input Ordering in Concurrent Checkers to Reduce Power Consumption

14 years 4 months ago
Input Ordering in Concurrent Checkers to Reduce Power Consumption
A novel approach for reducing power consumption in checkers used for concurrent error detection is presented. Spatial correlations between the outputs of the circuit that drives the primary inputs of the checker are analyzed to order them such that switching activity (and hence power consumption) in the checker is minimized. The reduction in power consumption comes at no additional impact to area or performance and does not require any alteration to the design flow. Since the number of possible input orders increases exponentially in the number of inputs to the checker, the computational costs of determining the optimum order can be very expensive. We present a very effective technique to build a reduced cost function to solve the optimization problem to find a near optimal order.
Kartik Mohanram, Nur A. Touba
Added 14 Jul 2010
Updated 14 Jul 2010
Type Conference
Year 2002
Where DFT
Authors Kartik Mohanram, Nur A. Touba
Comments (0)