Sciweavers

ATS
2005
IEEE

Partial Gating Optimization for Power Reduction During Test Application

14 years 5 months ago
Partial Gating Optimization for Power Reduction During Test Application
Power reduction during test application is important from the viewpoint of chip reliability and for obtaining correct test results. One of the ways to reduce scan test power is to block transitions from propagating from the outputs of scan cells through combinational logic. In order to accomplish this, some authors have proposed the setting of primary inputs to appropriate values or adding extra gates at the outputs of scan cells. In this paper, we point out the limitations of such full gating technique. We propose an alternate solution where a partial set of scan cells is gated. The subset of scan cells is selected to give maximum reduction in test power within a given area constraint. An alternate formulation of the problem is to treat maximum permitted test power and area overhead as constraints and achieve a test power that is within these limits using the fewest number of gated scan cells, thereby leading to least impact in area overhead. Our problem formulation also comprehends ...
Mohammed ElShoukry, Mohammad Tehranipoor, C. P. Ra
Added 24 Jun 2010
Updated 24 Jun 2010
Type Conference
Year 2005
Where ATS
Authors Mohammed ElShoukry, Mohammad Tehranipoor, C. P. Ravikumar
Comments (0)