Sciweavers

ET
2002

Structural Fault Based Specification Reduction for Testing Analog Circuits

14 years 11 days ago
Structural Fault Based Specification Reduction for Testing Analog Circuits
Specification reduction can reduce test time, consequently, test cost. In this paper, a methodology to reduce specifications during specification testing for analog circuit is proposed and demonstrated. It starts with first deriving relationships between specifications and parameter variations of the circuit-under-test (CUT) and then reduces specifications by considering bounds of parameter variations. A statistical approach by taking into account of circuit fabrication process fluctuation is also employed and the result shows that the specification reduction depends on the testing confidence. A continuous-time state-variable benchmark filter circuit is applied with this methodology to demonstrate the effectiveness of the approach.
Soon-Jyh Chang, Chung-Len Lee, Jwu E. Chen
Added 18 Dec 2010
Updated 18 Dec 2010
Type Journal
Year 2002
Where ET
Authors Soon-Jyh Chang, Chung-Len Lee, Jwu E. Chen
Comments (0)