Sciweavers

DATE
2000
IEEE

Techniques for Reducing Read Latency of Core Bus Wrappers

14 years 4 months ago
Techniques for Reducing Read Latency of Core Bus Wrappers
Today’s system-on-a-chip designs consist of many cores. To enable cores to be easily integrated into different systems, many propose creating cores with their internal logic separated from their bus wrapper. This separation may introduce extra read latency. Pre-fetching register data into register copies in the bus wrapper can reduce or eliminate this extra latency. In this paper, we introduce a technique for automatically designing a pre-fetch unit that satisfies userimposed register-access constraints. The technique benefits from mapping the pre-fetching problem to the well-known realtime process scheduling problem. We then extend the technique to allow user-specified register interdependencies, using a Petri Net model, resulting in even more efficient pre-fetch schedules. Keywords Cores, system-on-a-chip, interfacing, on-chip bus, intellectual property, design reuse, bus wrapper.
Roman L. Lysecky, Frank Vahid, Tony Givargis
Added 30 Jul 2010
Updated 30 Jul 2010
Type Conference
Year 2000
Where DATE
Authors Roman L. Lysecky, Frank Vahid, Tony Givargis
Comments (0)