Sciweavers

DFT
2003
IEEE

Techniques for Transient Fault Sensitivity Analysis and Reduction in VLSI Circuits

14 years 4 months ago
Techniques for Transient Fault Sensitivity Analysis and Reduction in VLSI Circuits
Transient faults in VLSI circuits could lead to disastrous consequences. With technology scaling, circuits are becoming increasingly vulnerable to transient faults. This papers presents an accurate and efficient method to estimate fault-sensitivity of VLSI circuits. Using a binary counter and an RC5 encryption implementation as examples, this paper shows that by performing a limited amount of random simulations, fault sensitivity can be estimated accurately at a reasonably low computational cost. This method is then used to show that the combination of two circuit level techniques can make circuits more fault-tolerant than using these techniques individually.
Atul Maheshwari, Israel Koren, Wayne Burleson
Added 04 Jul 2010
Updated 04 Jul 2010
Type Conference
Year 2003
Where DFT
Authors Atul Maheshwari, Israel Koren, Wayne Burleson
Comments (0)