Sciweavers

VTS
2003
IEEE

A Circuit Level Fault Model for Resistive Opens and Bridges

14 years 5 months ago
A Circuit Level Fault Model for Resistive Opens and Bridges
Delay faults are an increasingly important test challenge. Traditional open and bridge fault models are incomplete because only the functional fault or a subset of delay fault are modeled. In this paper, we propose a circuit level model for resistive open and bridge faults. All possible fault behaviors are illustrated and a general resistive bridge delay calculation method is proposed. The new models are practical and easy to use. Fault simulation results show that the new models help the delay test to catch more bridge faults.
Zhuo Li, Xiang Lu, Wangqi Qiu, Weiping Shi, D. M.
Added 05 Jul 2010
Updated 05 Jul 2010
Type Conference
Year 2003
Where VTS
Authors Zhuo Li, Xiang Lu, Wangqi Qiu, Weiping Shi, D. M. H. Walker
Comments (0)