Sciweavers

ASAP
2007
IEEE

Reconfigurable Universal Adder

14 years 3 months ago
Reconfigurable Universal Adder
In this paper we present a novel adder/subtracter arithmetic unit that combines Binary and Binary Code Decimal (BCD) operations. The proposed unit uses effective addition/subtraction operations on unsigned, sign-magnitude, and various complement representations. Our design overcomes the limitations of previously reported approaches that produce some of the results in complement representation when operating on sign-magnitude numbers. The proposal can be implemented in ASIC as a run time configurable unit as well as in reconfigurable technology in form of a run-time reconfigurable engine. When reconfigurable technology is considered, a preliminary estimation indicates that 40 % of the hardware resources are shared by the different operations. This makes the proposed unit highly suitable for reconfigurable platforms with partial reconfiguration support. The proposed design together with some classical adder organizations were compared after synthesis targeting 4vfx60ff672-12 Xilinx Virt...
Humberto Calderon, Georgi Gaydadjiev, Stamatis Vas
Added 12 Aug 2010
Updated 12 Aug 2010
Type Conference
Year 2007
Where ASAP
Authors Humberto Calderon, Georgi Gaydadjiev, Stamatis Vassiliadis
Comments (0)