Sciweavers

204 search results - page 1 / 41
» A Pipelined Memory Architecture for High Throughput Network ...
Sort
View
ISCA
2003
IEEE
112views Hardware» more  ISCA 2003»
14 years 4 months ago
A Pipelined Memory Architecture for High Throughput Network Processors
Designing ASICs for each new generation of backbone routers is a time intensive and fiscally draining process. In this paper we focus on the design of a programmable architecture...
Timothy Sherwood, George Varghese, Brad Calder
ISCA
2005
IEEE
126views Hardware» more  ISCA 2005»
14 years 4 months ago
A Tree Based Router Search Engine Architecture with Single Port Memories
Pipelined forwarding engines are used in core routers to meet speed demands. Tree-based searches are pipelined across a number of stages to achieve high throughput, but this resul...
Florin Baboescu, Dean M. Tullsen, Grigore Rosu, Su...
MICRO
2006
IEEE
145views Hardware» more  MICRO 2006»
14 years 4 months ago
Virtually Pipelined Network Memory
We introduce virtually-pipelined memory, an architectural technique that efficiently supports high-bandwidth, uniform latency memory accesses, and high-confidence throughput eve...
Banit Agrawal, Timothy Sherwood
PDPTA
2003
14 years 7 days ago
Analysis and Enhancement of Pipelining the Protocol Overheads for a High Throughput
This paper investigates the protocol overhead pipelining between the host and network interface card (NIC). Existing researches into the protocol overhead pipelining assume that p...
Hyun-Wook Jin, Chuck Yoo
MAM
2006
92views more  MAM 2006»
13 years 10 months ago
A high throughput 3D-bus interconnect for network processors
Deep layer processing and increasing line rates present a memory challenge to processor
Taskin Koçak, Jacob Engel