Sciweavers

ETS
2009
IEEE

On Minimization of Peak Power for Scan Circuit during Test

13 years 10 months ago
On Minimization of Peak Power for Scan Circuit during Test
Scan circuit generally causes excessive switching activity compared to normal circuit operation. The higher switching activity in turn causes higher peak power supply current which results into supply voltage droop and eventually yield loss. This paper proposes an efficient methodology for test vector re-ordering to achieve minimum peak power supported by the given test vector set. The proposed methodology also minimizes average power under the minimum peak power constraint. A methodology to further reduce the peak power, below the minimum supported peak power, by inclusion of minimum additional vectors is also discussed. The paper defines the lower bound on peak power for a given test set. The results on several benchmarks shows that it can reduce peak power by up to 27%.1
Jaynarayan T. Tudu, Erik Larsson, Virendra Singh,
Added 17 Feb 2011
Updated 17 Feb 2011
Type Journal
Year 2009
Where ETS
Authors Jaynarayan T. Tudu, Erik Larsson, Virendra Singh, Vishwani D. Agrawal
Comments (0)